

External Interrupt

Lecture 6

This material is developed by IMTSchool for educational use only All copyrights are reserved



### External interrupts

Is an electronic alerting signal sent to the processor from an external device outside the processor, like an external peripheral, ADC peripheral, UART peripheral. For example, when we press a button, they trigger hardware interrupts which cause the processor to read the button value.



#### Interrupt trigger

In general, when an input pin is connected to an external device to be used for interrupt, we have 5 choices for trigger point. They are:

- ➤ low-level trigger (active Low level),
- high-level trigger (active High level),
- rising-edge trigger (positive-edge going from Low to High),
- > falling-Edge trigger (negative-edge going from High to Low),
- > Both edge (rising and falling) trigger.



# External Interrupt Controller





### External Interrupt Controller

There are 4 conditions to serve the external interrupt for example:



#### External interrupt peripheral

- 1- Global interrupt enable (GIE).
- 2- Peripheral interrupt enable (PIE).
- 3- Peripheral interrupt Flag (PIF).
- 4- NVIC Peripheral Enable.



#### Interrupt mask register (EXTI\_IMR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27   | 26   | 25    | 24  | 23  | 22  | 21  | 20  | 19   | 18   | 17   | 16   |
|------|----------|------|------|------|------|-------|-----|-----|-----|-----|-----|------|------|------|------|
|      |          |      |      |      | Bee  | aniad |     |     |     |     |     | MR19 | MR18 | MR17 | MR16 |
|      | Reserved |      |      |      |      |       |     |     |     |     |     | rw   | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11   | 10   | 9     | 8   | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
| MR15 | MR14     | MR13 | MR12 | MR11 | MR10 | MR9   | MR8 | MR7 | MR6 | MR5 | MR4 | MR3  | MR2  | MR1  | MR0  |
| rw   | rw       | rw   | rw   | rw   | rw   | rw    | rw  | rw  | rw  | rw  | rw  | rw   | rw   | rw   | rw   |

Bits 31:20 Reserved, must be kept at reset value (0).

Bits 19:0 MRx: Interrupt Mask on line x

0: Interrupt request from Line x is masked

1: Interrupt request from Line x is not masked

Note: Bit 19 is used in connectivity line devices only and is reserved otherwise.



#### Event mask register (EXTI\_EMR)

Address offset: 0x04

Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27   | 26   | 25    | 24  | 23  | 22  | 21  | 20  | 19   | 18   | 17   | 16   |
|------|----------|------|------|------|------|-------|-----|-----|-----|-----|-----|------|------|------|------|
|      |          |      |      |      | Rec  | anyad |     |     |     |     |     | MR19 | MR18 | MR17 | MR16 |
|      | Reserved |      |      |      |      |       |     |     |     |     |     | rw   | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11   | 10   | 9     | 8   | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
| MR15 | MR14     | MR13 | MR12 | MR11 | MR10 | MR9   | MR8 | MR7 | MR6 | MR5 | MR4 | MR3  | MR2  | MR1  | MR0  |
| rw   | rw       | rw   | rw   | rw   | rw   | rw    | rw  | rw  | rw  | rw  | rw  | rw   | rw   | rw   | rw   |

Bits 31:20 Reserved, must be kept at reset value (0).

Bits 19:0 MRx: Event mask on line x

0: Event request from Line x is masked

1: Event request from Line x is not masked

Note: Bit 19 is used in connectivity line devices only and is reserved otherwise.



#### Rising trigger selection register (EXTI\_RTSR)

Address offset: 0x08

Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27   | 26   | 25    | 24  | 23  | 22  | 21  | 20  | 19   | 18   | 17   | 16   |
|------|----------|------|------|------|------|-------|-----|-----|-----|-----|-----|------|------|------|------|
|      |          |      |      |      | Dan  | a a d |     |     |     |     |     | TR19 | TR18 | TR17 | TR16 |
|      | Reserved |      |      |      |      |       |     |     |     |     |     | rw   | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11   | 10   | 9     | 8   | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
| TR15 | TR14     | TR13 | TR12 | TR11 | TR10 | TR9   | TR8 | TR7 | TR6 | TR5 | TR4 | TR3  | TR2  | TR1  | TR0  |
| rw   | rw       | rw   | rw   | rw   | rw   | rw    | rw  | rw  | rw  | rw  | rw  | rw   | rw   | rw   | rw   |

Bits 31:20 Reserved, must be kept at reset value (0).

Bits 19:0 TRx: Rising trigger event configuration bit of line x

0: Rising trigger disabled (for Event and Interrupt) for input line

1: Rising trigger enabled (for Event and Interrupt) for input line.

Note: Bit 19 is used in connectivity line devices only and is reserved otherwise.



#### Software interrupt event register (EXTI\_SWIER)

Address offset: 0x10

Reset value: 0x0000 0000

| 31          | 30          | 29          | 28          | 27          | 26          | 25         | 24         | 23         | 22         | 21          | 20          | 19          | 18          | 17         | 16         |
|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|------------|------------|-------------|-------------|-------------|-------------|------------|------------|
| Reserved    |             |             |             |             |             |            |            |            |            | SWIER<br>19 | SWIER<br>18 | SWIER<br>17 | SWIER<br>16 |            |            |
|             |             |             |             |             |             |            |            |            |            |             |             | rw          | rw          | rw         | rw         |
| 15          | 14          | 13          | 12          | 11          | 10          | 9          | 8          | 7          | 6          | 5           | 4           | 3           | 2           | 1          | 0          |
| SWIER<br>15 | SWIER<br>14 | SWIER<br>13 | SWIER<br>12 | SWIER<br>11 | SWIER<br>10 | SWIER<br>9 | SWIER<br>8 | SWIER<br>7 | SWIER<br>6 | SWIER<br>5  | SWIER<br>4  | SWIER<br>3  | SWIER<br>2  | SWIER<br>1 | SWIER<br>0 |
| rw          | rw          | rw          | rw          | rw          | rw          | rw         | rw         | rw         | rw         | rw          | rw          | rw          | rw          | rw         | rw         |

Bits 31:20 Reserved, must be kept at reset value (0).

Bits 19:0 **SWIERx:** Software interrupt on line x

If the interrupt is enabled on this line in the EXTI\_IMR, writing a '1' to this bit when it is set to '0' sets the corresponding pending bit in EXTI\_PR resulting in an interrupt request generation.

This bit is cleared by clearing the corresponding bit of EXTI\_PR (by writing a 1 into the bit).

Note: Bit 19 used in connectivity line devices and is reserved otherwise.



# External Interrupt Programming Steps

Step 1 : EXTI\_VidInit()

RISING\_EDGE: SET\_BIT(RTSR)
FALLING\_EDGE: SET\_BIT(FTSR)

ON\_CHANGE: SET\_BIT( EXTI → RTSR , Copy\_EXTILine )

SET\_BIT( EXTI → FTSR , Copy\_EXTILine )

Step 2 : EXTI\_VidEnableEXTI()

SET\_BIT(IMR)

**Step 3**: void EXTI\_VidSoftWareTrigger()

SET\_BIT(SWIER)

Step 4: EXTIO VidSetCallBack()

EXTIO CallBack = Pointer To Function

Step 5 : EXTIO\_IRQHandler()

EXTI0\_CallBack()

SET\_BIT(PR)

Step 6 : EXTI\_VidDisableEXTI()

CLR\_BIT(IMR)





www.imtschool.com



ww.facebook.com/imaketechnologyschool/

This material is developed by IMTSchool for educational use only All copyrights are reserved